

# 本科实验报告

课程名称: 计算机组成 姓名: 曾一欣

学院: 竺可桢学院

班级: 求是科学班 (计算机科学与技术)

专业: 计算机科学与技术

学号: 3180105144

指导老师: 姜晓红 2020.7.9

## 浙江大学实验报告

课程名称: 计算机组成 实验类型: 综合

实验项目名称: bonus mul/div/中断

学生姓名: 曾一欣 专业: 计算机科学与技术 学号: 3180105144

同组学生姓名: None 指导老师: 姜晓红实验地点: 无 实验日期: 2020 年 7 月 9 日

## 一、实验目的和要求

1. 设计乘法器和除法器,设计mul和div语句执行的datapath和ctrl

2. 设计简单的中断方式,实现eret指令

## 二、实验内容和原理

## **Decomposability of computer systems**



**Digital circuit** 



#### **DataPath**



Controller



**ALU**use the same module ALU in SCPU

| ALU Control Lines | Function         | note |
|-------------------|------------------|------|
| 000               | And              | 兼容   |
| 001               | Or               | 兼容   |
| 010               | Add              | 兼容   |
| 110               | Sub              | 兼容   |
| 111               | Set on less than |      |
| 100               | nor              | 扩展   |
| 101               | srl              | 扩展   |
| 011               | xor              | 扩展   |



## Register file

use the same module in SCPU



mul





#### 中断



INT) Datapath clk reset PC\_out(31:0) Data\_in(31:0) Data\_in(31:0) PC\_out(31:0) inst\_in(31:0) inst\_field(25:0) Controler RegDst ALU\_out(31:0) Addr\_out(31:0) ALUSrc\_B ALUSrc\_B DatatoReg(1:0) Data\_out(31:0) Data\_out(31:0) inst\_in(5:0) Data\_path\_INT INT SCPU\_INT Branch(1:0) Branch(1:0) inst\_in(25) CPU\_MIC RegWrite MIO\_ready ALU\_Control(2:0) ALU Control(2:0) SCPU\_ctrl\_INT eret MIO\_ready mem\_w CPU\_MIO CPU\_MIO

## 三、实验过程和数据记录及结果分析

# Search for the structure of mul, div and eret mul

## multu、mult, mul 指令

|         | . 0             | 10 6 5 | 15 11 | 20 16 | 25 21 | 31 26              |
|---------|-----------------|--------|-------|-------|-------|--------------------|
| mul指令   | MUL<br>000010   | 00000  | rd    | rt    | rs    | SPECIAL2<br>011100 |
| mult指令  | MULT<br>011000  | 00000  | 00000 | rt    | rs    | SPECIAL<br>000000  |
| multu指令 | MULTU<br>011001 | 00000  | 00000 | rt    | rs    | SPECIAL<br>000000  |

• 当指令码为SPECIAL2,功能码为6b000010时,表示mul指令,乘法运算。

指令用法为: mul rd, rs, st。

指令作用为: rd ← rs×rt, 将地址为rs的通用寄存器的值与地址为rt的通用寄存器的值作为有符号数相乘, 乘法结果的低32bit保存到地址为rd的通用寄存器中。

#### div

## div、divu指令

|        | 5 0            | 10 6  | 15 11 | 20 16 | 25 21 | 26           | 31 |
|--------|----------------|-------|-------|-------|-------|--------------|----|
| div指令  | DIV<br>011010  | 00000 | 00000 | rt    | rs    | CIAL<br>0000 |    |
| divu指令 | DIVU<br>011011 | 00000 | 00000 | rt    | rs    | CIAL<br>0000 |    |

#### • 当功能码是6b011010时,表示是div指令,有符号除法运算。

指令用法为: div rs, rt。

指令作用为:{HI,LO}← rs/rt,将地址为rs的通用寄存器的值,与地址为rt的通用寄存器的值,作为有符号数进行除法运算,将商保存到寄存器LO,余数保存到寄存器HI。

#### eret

#### eret



#### **Modules**

#### decoder INT

```
module Decoder_INT(
        input clk,
        input reset,
        input INT,
      input eret,
        input [31:0] pc_next,
        output reg [31:0] pc
reg doing = 0, cando = 1, newint = 0;
reg [31:0] EPC;
always @(posedge clk or posedge reset)
        begin
         if (reset)
                 begin
                      doing <= 0;</pre>
                      cando <= 1;
                      EPC \ll 0;
                 end
             else if (cando & newint)
                 begin
                      doing \ll 1;
                      cando <= 0;
                      EPC <= pc_next;</pre>
                 end
             else begin
                 doing \ll 0;
                 if (eret) cando <= 1;</pre>
             end
        end
wire clr;
assign clr = reset | doing;
always @(posedge INT or posedge clr)
    begin
        if (clr) newint <= 0;
        else newint <= 1;</pre>
```

```
end
always @*
begin
    if (reset)
        pc <= 32'h000000000;
    else if (cando & newint) pc <= 32'h000000004;
    else if (eret) pc <= EPC;
    else pc <= pc_next;
    end
endmodule</pre>
```

## change of datapath

connected to PC register



## change of ctrl and top

**ctrl:** add "assign eret=(opcode==6'b010000&&func==6'b011000)?1:0;"

top: connect INT to SW\_OK[1]



#### mul

```
module mul(
          input clk,rst,
        input start,
        input [31:0] a,
        input [31:0] b,
        output done,
        output [31:0] yji,
          output [31:0] test
        );
reg[31:0] temp_c;
reg[31:0] temp_b;
reg[5:0] i;
reg done_r;
always @(posedge clk or posedge rst)begin
    if(rst) i = 6'd0;
    else if(start&&i<6'd33) i = i+1'b1;
    else i = 6'd0;
end
always @(posedge clk or posedge rst)
    if(rst) done_r = 1'b0;
    else if(i == 6'd32) done_r = 1'b1;
    else if(i == 6'd33) done_r = 1'b0;
assign done = done_r;
always @ (posedge clk or posedge rst)begin
    if(rst) begin
        temp_c = 64'h0;
        temp_b = 64'h0;
    else if(start) begin
        if(i == 6'd0) begin
```

```
temp_c = 0;
    temp_b = b;
end
else begin
    temp_c = temp_c << 1;
if(temp_b[31]==1) temp_c = temp_c + a;
else temp_c = temp_c;
    temp_b=temp_b<<1;
end
end
end

assign yji = temp_c[31:0];
assign test=temp_b;
endmodule</pre>
```

#### div

```
module div(
        input clk,rst,
        input start,
        input [31:0] a,
        input [31:0] b,
        output done,
        output [31:0] yshang,
        output [31:0] yyushu
        );
reg[63:0] temp_a;
reg[63:0] temp_b;
reg[5:0] i;
reg done_r;
always @(posedge clk or posedge rst)begin
    if(rst) i = 6'd0;
    else if(start&&i<6'd33) i = i+1'b1;
    else i = 6'd0;
end
always @(posedge clk or posedge rst)
    if(rst) done_r = 1'b0;
    else if(i == 6'd32) done_r = 1'b1;
    else if(i == 6'd33) done_r = 1'b0;
assign done = done_r;
always @ (posedge clk or posedge rst)begin
    if(rst) begin
        temp_a = 64'h0;
        temp_b = 64'h0;
    end
    else if(start) begin
        if(i == 6'd0) begin
            temp_a = \{32 \text{ 'h00000000, a}\};
            temp_b = \{b,32 h00000000\};
        end
        else begin
            temp_a = temp_a \ll 1;
```

```
if(temp_a >= temp_b) temp_a = temp_a - temp_b + 1'b1;
else temp_a = temp_a;
end
end
end

assign yshang = temp_a[31:0];
assign yyushu = temp_a[63:32];
endmodule
```

#### change of datapath

```
REG32 ALUREG (.CE(V5),
              .clk(clk),
              .D(mul?mul_out:res[31:0]),
              .rst(NO),
              .Q(ALU_out[31:0]));
mul mull(.clk(clk),.rst(reset),
     .start(mul),
     .a(RdataA),
     .b(data_out),
     .done(mul_done),
     .yji(mul_out),
       .test());
div divv(.clk(clk),.rst(reset),
     .start(div),
     .a(RdataA),
     .b(data_out),
     .done(div_done),
     .yshang(div_out1),
     .yyushu(div_out2));
//assign test3=div_out1;
//assign test2=div_out2;
REG32 LO (.CE(Wdiv),
              .clk(clk),
              .D(div_out1),
              .rst(NO),
              .Q(test3));
REG32 HI (.CE(Wdiv),
              .clk(clk),
              .D(div_out2),
              .rst(NO),
              .Q(test2));
```

## change of ctrl

```
6'b011010: state<=EX_div; //div
                         6'b001000: state<=EX_jr; //jr
                         default:state <= EX_R; //R-type OP</pre>
                 endcase
                 end
            6'b011100: state <= EX_mul; //mul
            6'b000010: state <= Exe_J; // j
            6'b000011: state <= EX_JAL;// jal
            6'b000100: state <= EX_beq; // beq
            6'b000101: state <= EX_bne; // bne
            6'b001000: state <= EX_I; // addi
            6'b001010: state <= EX_I; // slti
            6'b001100: state <= EX_I;// andi
            6'b001101: state <= EX_I;// ori
            6'b001110: state <= EX_I;// xori
            6'b001111: state <= Lui_WB;// lui
            6'b100011: state <= EX_Mem; // lw
            6'b101011: state <= EX_Mem; // sw
            default: state <= Error;</pre>
        endcase
        end
EX_mul: begin if(mul_done) state<=WB_mul;</pre>
                else state<=state;</pre>
            end
EX_div: begin if ( div_done )state<=IF;</pre>
                     else state<=state;</pre>
                 end
WB_mul: state<=IF;</pre>
```

```
EX_div: begin ` CPU_ctrl_signals = 17'b0000000000000000000000; Branch=0; shift=0;
div=1; mul=0; wdiv=1; end
    EX_mul: begin ` CPU_ctrl_signals = 17'b0000000000000000; Branch=0; shift=0;
div=0; mul=1; wdiv=0; end
    WB_mul: begin ` CPU_ctrl_signals = value7; Branch=0; shift=0; div=0; mul=1;
wdiv=0; end
```

## change of top



## 四、讨论与心得

In this experiment we are asked to realize mul/div and simple INT. With the convinience of verilog we can construct mul/div easily by coding instead of drawing schematic. And for INT, the main porpose is to realize eret instruction. I connect INT signal to SW\_OK(1) so that we can stop the CPU using switch. And for the test coe, it will jump to a series of I-type instuctions and finally fall in to eret.

This is the end of experiments in this course. I'v been to the lab in school and debug all my projects. After finishing all the debugging, go back and see the reports before, I can really find many errors and finally careless mistakes. What's more, now I have a better understanding of top, datapath, ctrl and other modules instead of simply copy them from PPT. Then I realize the meaning of doing experiments offline.